High-speed, area-efficient FPGA-based floating-point multiplier | IEEE Conference Publication | IEEE Xplore