Clock generation and distribution for the 130-nm Itanium/sup /spl reg// 2 processor with 6-MB on-die L3 cache | IEEE Journals & Magazine | IEEE Xplore