Nonuniform cache architectures for wire-delay dominated on-chip caches | IEEE Journals & Magazine | IEEE Xplore