A 5 GHz low-power, high-linearity low-noise amplifier in a digital 0.35 /spl mu/m CMOS process | IEEE Conference Publication | IEEE Xplore