Comparison of a BSIM3V3 and EKV MOSFET model for a 0.5 /spl mu/m CMOS process and implications for analog circuit design | IEEE Journals & Magazine | IEEE Xplore