Substrate-triggered technique for on-chip ESD protection design in a 0.18-/spl mu/m salicided CMOS process | IEEE Journals & Magazine | IEEE Xplore