A 10-b 30-MS/s low-power pipelined CMOS A/D converter using a pseudodifferential architecture | IEEE Journals & Magazine | IEEE Xplore