A new architecture for signed radix-2/sup m/ pure array multipliers | IEEE Conference Publication | IEEE Xplore